Optimization Strategies for WRF Single-Moment 6-Class Microphysics Scheme (WSM6) on Intel Microarchitectures

T.A.J. Ouermi  
University of Utah  
SCI Institute  
Email: touermi@sci.utah.edu

Aaron Knoll  
University of Utah  
SCI Institute  
Email: knolla@sci.utah.edu

Robert M. Kirby  
University of Utah  
SCI Institute  
Email: kirby@sci.utah.edu

Martin Berzins  
University of Utah  
SCI Institute  
Email: mb@sci.utah.edu

Abstract—Optimizations in the petascale era require modifications of existing codes to take advantage of new architectures with large core counts and SIMD vector units. This paper examines high-level and low-level optimization strategies for numerical weather prediction (NWP) codes. These strategies employ thread-local structures of arrays (SOA) and an OpenMP directive such as OMP SIMD. These optimization approaches are applied to the Weather Research Forecasting single-moment 6-class microphysics schemes (WSM6) in the US Navy NEPTUNE system. The results of this study indicate that the high-level approach with SOA and low-level OMP SIMD improves thread and vector parallelism by increasing data and temporal locality. The modified version of WSM6 runs 70x faster than the original serial code. This improvement is about 23.3x faster than the performance achieved by Ouermi et al. [1], and 14.9x faster than the performance achieved by Michalakes et al. [2]

Keywords: Structure of arrays; OpenMP; Knights; Landing; Numerical Weather Prediction; Thread parallelism; Vector parallelism

I. INTRODUCTION

The Weather Research and Forecasting (WRF) [23] model is a numerical weather prediction (NWP) software used by atmospheric researchers and weather forecasters at operational centers throughout the world. WRF is used in over 150 countries, thus making it one of the most widely used numerical weather prediction models. The model was developed to help scientists study and better understand weather phenomena. Optimizing the performance of NWP codes is important to improve the accuracy and the time requirements for forecasts. Thus the scientific community and governments have invested significant time and efforts to modernize NWP codes for current and future architectures.

In the last decade, various computational architectures have increased the core counts per node, decreased the clock frequency and adopted wide SIMD vector units. For instance, the Intel Xeon Phi Knights Landing [11] has dual 8-lane double precision (DP) floating point units on each of its 64 cores with a clock frequency of 1.3 Ghz. This growing complexity of computing architectures makes it difficult to develop and maintain performance-portable codes. Legacy codes such as the NWP codes must be re-architected to leverage thread and SIMD parallelism while maintaining data and temporal locality.

This work focuses on optimizing the WRF Single-Moment 6-Class Microphysics Scheme (WSM6) [3]. WSM6 is a physical parameterization that simulates processes in the atmosphere that cause precipitation in the form of rain, snow, graupel, water vapor, cloud water and cloud ice. The optimization efforts target the Intel KNL [11] and potential future computer architectures. This work employs OpenMP4 as a vehicle for portability across various platforms as it is a well-established and widely adopted interface for shared memory parallelism.

This paper presents an evaluation of high-level and low-level approaches for shared parallelism using thread-local structures of arrays (SOA). The high-level approach consists of parallelizing large blocks of code at the parent level in the call stack whereas the low-level approach targets individual instructions. SOA are employed to accelerate computation in WSM6 by improving data locality and taking advantage of thread and vector parallelism. To our knowledge, this is the first attempt to apply SOA to NWP codes. The various optimizations on WSM6 have resulted in a significant increase in speed-ups. For instance, the use of SOA coupled with OMP SIMD for vectorization led to a speed-up of 70x.

II. RELATED WORK

A significant effort has been invested to port and optimize NWP codes on various architectures. Mielikainen et al. [4] optimized the Goddard microphysics scheme for the Intel Xeon phi 7120P. This work on the Goddard microphysics scheme focused on removing temporary variables to reduce the memory footprint and restructuring loops to enable vectorization. This optimization effort led to a 4.7x speed-up from the original code on Xeon phi 7120P.

Mielikainen et al. [5] improved the Perdu-Lin microphysics performance by reducing the memory footprint and increasing vectorization. The memory footprint was reduced by fusing and collapsing loops. Vector alignment and SIMD directives were employed to improve vectorization. These various transformations resulted in a speed-up of 4.7x on Intel Xeon phi 7120P.

Ouermi et al. [1] adopted a low-level optimization approach to improve the performance of WSM6 on the KNL. This
work employed OpenMP 4 [6] directives. In addition, minor code restructuring is used to enable and improve locality and vectorization. This optimization approach on WSM6 yielded about 50x speed-up on the optimized part of WM6 and a 3x speed-up on the entire WSM6, including the unoptimized sections (serial bottleneck).

In optimizing the Weather Model Radiative Transfer Physics on Intel MIC, Michalakes et al. [2] focused on increasing concurrency, vectorization and locality. Improving concurrency involved increasing the number of subdomains to be computed by threads. Vectorization and locality were improved by restructuring the loops to compute over smaller tiles and exposing vectorizable loops. This effort led to a 3x speed-up over the original 1.3x speed-up over Xeon Sandybridge.

Data layout plays a key role in performance optimization. The optimal data layout minimizes the memory footprint, reduces cache misses and allows better usage of vector units. This study uses thread-local structures of arrays (SOA) data layout to improve memory access. The SOA approach and similar approaches have been used to accelerate many scientific applications on various architectures.

Henretty et al. [12] used data layout transformation to improve the performance of stencil computation. These optimizations remove alignment conflicts, reduce cache misses and improve vectorization.

Woodward et al. [13], [14] used briquette data structures to accelerate a Piecewise Parabolic Method (PPM) code by reducing memory traffic. A briquette is a small region of a uniform grid. The size of the briquette is chosen in relation to the cache size and vector unit. These data transformations enable high performance because they reduce the memory footprint and traffic. In addition, such transformations improve vectorization.

The work presented in this paper relies on the OpenMP runtime system for task scheduling and OpenMP “pragma” directives for parallelization. Other approaches could be employed. Mencagli et al. [21] used a runtime support to improve the effective latency of inter-thread cooperation. This latency reduction is done with a “home-forwarding” mechanism that uses a cache-coherent protocol to reduce cache-to-cache interaction. Buono et al. [20] posed a light-weight runtime system as an approach to optimize linear algebra routines on MIC. This runtime system focuses on efficient scheduling of tasks from a directed acyclic graph (DAG) that is generated “on the fly” during execution. Danelutto et al. [19] suggested a pattern-based framework for parallelization. This parallelization approach targets known patterns that can be represented with well-known operations such as map, reduce, scan, etc.

Although this work focuses on MIC, it is important to point out that efforts have been made to port and optimize WRF physics schemes for GPUs [7], [10], [8]. GPU-based optimizations show better performance than MIC-based optimizations. For instance, Mielikainen et al. [7], using CUDA [22], were able to achieve a speed-up of two orders of magnitude. However, porting to GPUs often requires significant code rewrites.

III. OVERVIEW OF NEPTUNE AND WSM6

The work presented in this paper is part of a larger effort to accelerate the Navy Environmental Prediction System Utilizing the Nonhydrostatic Unified Model of the Atmosphere (NUMA) core [17], [18] (NEPTUNE). NEPTUNE uses NUMA, introduced by Giraldo et al. [15], and various physics schemes. This paper presents optimization efforts focused on the WRF Single-Moment 6-class Microphysics (WSM6) scheme. NUMA, the dynamical core of NEPTUNE, uses a three-dimensional spectral element technique with a sphere-centered Cartesian coordinate system. A spectral element is the numerical method of choice because of the small communication footprint, which enables large scalability.

WSM6 is a physical parameterization that simulates processes in the atmosphere that cause precipitation in the form of rain, snow, graupel, water vapor, cloud water and cloud ice. WSM6 improves on WSM5 by introducing graupel particles and other variables to better model the precipitation of hydrometeors. The computation in the scheme is organized along both the horizontal and vertical directions. There is no interaction among the horizontal grid points, which allows straightforward parallelism cases.

IV. EXPERIMENTAL SETUP AND METHODOLOGY

A. Strategies for OpenMP Parallelism

1) Motivation: The work of Ouermi et al. [1] on WSM6 used low-level OpenMP optimization of individual loops, which was appropriate due to the relatively small size of the code (3K lines) and numerous serial sections obstructing high-level parallelism. This low-level approach is not suitable for many modules in NEPTUNE. For instance, the GFS physics module http://www.dtcenter.org/GMTB/gfs_phys_doc/ poses different challenges: principally, it is a far larger codebase, has fewer serial bottlenecks and is more amenable to high-level parallelism. This work presents studies on both high- and low-level approaches with synthetic examples, which are subsequently applied to WSM6. The following two sections provide a brief overview of these concepts.

2) Task Granularity (High-Level Versus Low-Level OpenMP): High-level parallelism consists of parallelizing large blocks of code at a parent level in the function call stack. This approach stands in contrast to low-level parallelization, which operates at the individual instruction level (i.e., loops, arithmetic, etc.). The high-level approach has the advantage of requiring few modifications within the parallelized code regions, assuming these code sections are thread-safe and do not contain serial bottlenecks. From a performance standpoint, the high-level approach entails relatively few individual parallel sections. In contrast, the low-level approach has the advantage of permitting parallelism in selectively parallelizable code punctuated by serial sections. If these serial bottlenecks are not easily removed, or if their relative cost is low, this may be a valid approach. Low-level approaches may also be appropriate for codes that require multiple different parallelization approaches (i.e., static versus
dynamic scheduling, tasking, etc.) within different logical blocks or subroutines.

Whether high-level or low-level parallelism is best depends on the individual code in question. High-level OpenMP is typically more elegant, but requires code that is already intrinsically parallel. Low-level requires adding more parallel directives, but allows the original code structure to be used more or less as is.

High-level and low-level approaches relate to task granularity, i.e., at which level logic is parallelized within a call stack. The length and the complexity of the logic within each task may have an impact on scheduling and load balancing, as well as on inter-task dependency.

3) Data Granularity, Chunks and SOA: Orthogonally, data granularity considers how data are divided among threads. In the physics and microphysics systems within NEPTUNE, data granularity refers to the size of arrays (or subarrays) processed by each thread. Generally, coarse-grain data parallelism entails dividing up the available work by the number of workers (more amenable to static distribution with OpenMP). Fine-grain data parallelism involves further subdividing the workload into smaller chunks. The minimum granularity beneficial for modern architectures is determined by SIMD size (8 or 16 on Xeon Phi KNL), or the number of cores per compute block (SM) on a GPU. The granularity size is often referred to as the chunk size.

In determining appropriate data granularity, the goal is to keep the data as local as possible to each thread, i.e., within the L1 and L2 caches. It is often advantageous to use thread-local data structures and copy to and from global (shared-memory) arrays as necessary. Thread-local subarrays are most effective when aligned to SIMD/chunk-size boundaries in memory, and organized in SOA fashion. Thus, for each thread, the local array data can be packed together closely in memory, requiring fewer cache misses and requests from L3, MCDRAM (on the KNL) or main memory.

Intuitively, data are often organized as an array of structures (AOS). However, such an approach for data organization is not suitable for vectorization and memory locality. Using SOA instead of AOS is a common technique used to address this limitation. Figure 1 shows an example of transformation from AOS to SOA. SOA improve memory locality and allow for more contiguous memory accesses.

![Transformation from AOS to SOA](image)

**B. Experimental Setup**

1) Methodology: This paper adopts a methodology similar to that employed by Ouermi et al. [1] to explore different parallelism strategies. This methodology consists of designing standalone experiments to study the behavior of the various approaches for parallelism. The findings from the standalone experiments inform the optimization decision in the module of interest, in this case WSM6.

2) KNL Architecture: The Intel Knights Landing (KNL) [11] architecture consists of 36 tiles interconnected with a 2D mesh, MCDRAM of 16GB high bandwidth memory on one socket. The KNL architecture has a clock frequency of 1.3 GHz, which is lower than the 2.5 GHz of Haswell. The Knights Landing tile is the basic unit that is replicated across the entire chip. This tile consists of two cores, each connected to two vector processing units (VPUs). Both cores share a 1 MB L2 cache. Two AVX-512 vector units process eight double-precision lanes each; a single core can execute two 512-bit vector multiply-accumulate instructions per clock cycle.

V. Results

A. Standalone Experiments

These experiments analyze SOA with different array sizes and dimensions in order to find a suitable structure for WSM6. The SOA in Code 1 use 1D arrays whereas those in Code 2 use 2D arrays. In Code 1 the k-loop is vectorized whereas in Code 2 the vectorization is along the i-loop. The access pattern is more involved in Code 1 compared to Code 2 because of the 1D versus 2D data layout. The performance results from the data transpose approach, as shown in Figure 2, and the original code are compared against results from the SOA approach. The original WSM6 code takes 2D and 3D arrays. For a long “skinny” data matrix as shown in Figure 2, thread parallelism across the k loop is limited to 39 of the 256 threads on the KNL. With this approach, the computer resources are underutilized. Transposing the data matrix from \( km \times km \) to \( km \times inm \) allows for better thread parallelism and maintains a good memory access pattern as shown in Figure 2. This transformation does not impact computation results because the standalone experiments and WSM6 have no dependencies along the horizontal direction (i-loop).

**CODE 1**

```fortran
!$OMP PARALLEL DEFAULT(shared)
!$OMP PRIVATE(i, j, c, d)
!$OMP DO
  do j=1,je
    a(c, j) = tsoa%a(j)
    b(c, j) = tsoa%b(j)
    c(c, j) = tsoa%d(j)
    d(c, j) = tsoa%e(j)
  enddo
!$OMP END DO
!$OMP END PARALLEL
```

**CODE 2**

```fortran
!$OMP PARALLEL DEFAULT(shared)
!$OMP PRIVATE(i, j, a, b, c, d)
!$OMP DO
  do i=1,ie
    a(c, j) = tsoa%a(j)
    b(c, j) = tsoa%b(j)
    c(c, j) = tsoa%d(j)
    d(c, j) = tsoa%e(j)
  enddo
!$OMP END DO
!$OMP END PARALLEL
```

**Fig. 1. Transformation from AOS to SOA**
Figure 3 shows a code example. Following the column major in Fortran, the i loop becomes the outer loop with im = 10586. Furthermore, there are no dependencies along the i indices, which allows parallelism in i to be exploited.

![Transpose representation.](image)

Figure 2. Transpose representation.

Table I shows performance results from using SOA with 1D arrays, transposed data matrices and unmodified original data. The SOA approach yields significant speed-ups with a maximum speed-up of about 34x. The data transpose performs the best in this particular experiment, with a maximum speed-up of about 41x. The length of the arrays in the SOA is 48. This small array length translates to small amount of work for the innermost loop in Code 1.

Table II shows performance results similar to those in Table I with an increased problem size given by ke = 768. The arrays in the SOA are 16 times larger than those used in previous experiments. In both cases, these results indicate that the transpose approach for data organization yields better results.

![Code transformation with transpose.](image)

![Figure 3](image)

![Table I](image)

![Figure 3](image)

![Table II](image)

Table III shows performance results from using SOA with 2D arrays, transposed data matrices and unmodified original data. In this experiment, the OpenMP chunk size is set to 8. In contrast to the previous experiments, these results show that the SOA approach yields higher speed-ups than the other methods for data organization. The maximum speed-up observed is 103x.
The results from Table I, Table II and Table III indicate that the size and the structure of the arrays in the SOA play an important role in the performance. Vectorizing along the k-loop, in the 1D case, has a more involved access pattern than vectorizing along the i-loop, in the 2D case. In addition, there are no dependencies along the i-loop, which allows for trivial vectorization. Furthermore, the L2 cache is about 16 times the size of the input data in each SOA. Thus the thread-local SOA fit in the L2 cache, which allows for fast memory access. When the thread-local SOA do not fit in the L2 cache, as shown in Table IV, the speed-ups are significantly lower than the ones observed in Table III.

TABLE IV
RESULTS FROM CODE 2 COMPARED TO TRANSPOSE APPROACH AND ORIGINAL CODE WITH LARGE ARRAYS.

<table>
<thead>
<tr>
<th>Threads</th>
<th>Time (ms)</th>
<th>Speed-up</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Orig.</td>
<td>Transp.</td>
</tr>
<tr>
<td>1</td>
<td>264.71</td>
<td>194.94</td>
</tr>
<tr>
<td>2</td>
<td>119.93</td>
<td>120.69</td>
</tr>
<tr>
<td>4</td>
<td>98.89</td>
<td>61.57</td>
</tr>
<tr>
<td>8</td>
<td>54.17</td>
<td>25.57</td>
</tr>
<tr>
<td>16</td>
<td>30.11</td>
<td>16.3</td>
</tr>
<tr>
<td>32</td>
<td>18.87</td>
<td>13.51</td>
</tr>
<tr>
<td>64</td>
<td>13.81</td>
<td>13.15</td>
</tr>
<tr>
<td>128</td>
<td>15.74</td>
<td>6.56</td>
</tr>
<tr>
<td>256</td>
<td>23.33</td>
<td>13.24</td>
</tr>
</tbody>
</table>

Figure 4 shows the performance results from choosing different lengths for i. All the chunk sizes considered yield higher speed-ups than transpose. The best performance is observed when using a chunk size of 32.

**B. Rain Routines and WSM6**

nisflfv_rain_plm6 and nisflv_rain_plm are semi-Lagrangian routines [16] for falling hydrometeors. These semi-Lagrangian routines employ forward advection to determine the advection path, and they are designed to replace the traditional Eulerian scheme.

The original nisflv_rain_plm6 routine makes use of Fortran keywords exit, cycle and goto. These keywords prevent parallelism because the termination criteria of a given loop are not known a priori. These key words were replace by carefully designed logics that performed the same task. The keyword exit was replaced by masking, goto by a loop coupled with a conditional and cycle by a conditional.

The findings in previous sections are applied to the nisflv_rain_plm6 routine in WSM6. Table V and Figure 5 show performance results from applying the SOA approach to the nisflv_rain_plm6 routine with chunk=32. As shown in Figure 5, the SOA technique yields higher speed-ups than the transpose technique. These results indicate significant speed-ups with a maximum speed-up of 50x. In the same way as Code 2 above, the nisflv_rain_plm6 routine does not have dependencies along the i loop, and the thread-local SOA version of it fits in the L2 cache.

The high-level SOA coupled with the low-level SIMD approach was applied to the WSM6 module. In a similar way to the optimization in the nivflv_rain_plm6 routine, all the keywords preventing parallelism were removed. In addition, the nivflv_rain_plm6 and nivflv_rain_plm routines were restructured to allow thread and vector parallelism across the i loop.

Table VI and Figure 6 summarize performance results from applying the SOA approach to WSM6. Figure 6 indicates that setting the KNL to the flat mode yields better results than the cache mode. The flat mode maximum performance is

150
about 1.5x the cache mode maximum performance. Overall, SOA coupled with SIMD led to a speed-up of 70x. This performance result is about 23.3x faster than the results presented by Ouermi et al. [1].

![SOA speed-ups on WSM6](image)

**TABLE V**

<table>
<thead>
<tr>
<th>Threads</th>
<th>Transpose (ms)</th>
<th>SOA (ms)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>250</td>
<td>450</td>
</tr>
<tr>
<td>2</td>
<td>127</td>
<td>220</td>
</tr>
<tr>
<td>4</td>
<td>74</td>
<td>112</td>
</tr>
<tr>
<td>8</td>
<td>37</td>
<td>60</td>
</tr>
<tr>
<td>16</td>
<td>24</td>
<td>31.2</td>
</tr>
<tr>
<td>32</td>
<td>20</td>
<td>16.3</td>
</tr>
<tr>
<td>64</td>
<td>19</td>
<td>10.1</td>
</tr>
<tr>
<td>128</td>
<td>17</td>
<td>8.9</td>
</tr>
<tr>
<td>256</td>
<td>18</td>
<td>12.3</td>
</tr>
</tbody>
</table>

**TABLE VI**

<table>
<thead>
<tr>
<th>Threads</th>
<th>cache (ms)</th>
<th>flat (ms)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1079.3</td>
<td>1084.32</td>
</tr>
<tr>
<td>2</td>
<td>570.51</td>
<td>574.92</td>
</tr>
<tr>
<td>4</td>
<td>325.86</td>
<td>324.91</td>
</tr>
<tr>
<td>8</td>
<td>171.67</td>
<td>167.61</td>
</tr>
<tr>
<td>16</td>
<td>93.3</td>
<td>90.32</td>
</tr>
<tr>
<td>32</td>
<td>53.66</td>
<td>50.21</td>
</tr>
<tr>
<td>64</td>
<td>35.4</td>
<td>31.06</td>
</tr>
<tr>
<td>128</td>
<td>45.39</td>
<td>23.45</td>
</tr>
<tr>
<td>256</td>
<td>65.39</td>
<td>24.2</td>
</tr>
</tbody>
</table>

**VI. DISCUSSION**

The results presented in previous sections indicate that the use of thread-local SOA is a suitable approach for optimizing WSM6 and other physics schemes in NEPTUNE. The standalone experiments were instrumental in identifying the appropriate techniques to optimize WSM6 and nisfl_rain_plm6. These experiments enable the study of different high-level and low-level optimization strategies that are not easily or trivially implementable in WSM6.

The size of the SOA is chosen to fit in the L2 cache. The data in the L2 cache are comprised of the inputs necessary to compute the physics in one or multiple columns. Since there are no dependencies between the columns, the computation is self-contained. This approach to data granularity reduces memory traffic and increases locality. The transpose approach to two-dimensional loops requires code transformations that introduce temporary arrays. The temporary arrays often cause cache spills, thus increasing cache misses, which limit performance. In addition, the transpose approach often requires a significant code restructuring compared to the SOA approach.

The use of OpenMP directive OMP SIMD at the low level improves vectorization. Furthermore, it enables vectorization in the cases where the loop body has conditionals present. The dependencies along the k loop limit vectorization. This limitation is addressed by vectorizing along the i loop, which has no dependencies. Each SOA i loop is chosen to be a multiple of the vector unit length by setting the chunk size to 8, 16, 32, 64, 128, which improves data alignment.

With regard to peak performance, some of the challenges faced by the WSM6 code are illustrated by CODE 2 in Section V. In this case, there are only 9 flops in the inner loop. This is typical of some of the loops in WSM6. As a result, with array dimensions of 10592 and 39, there are only 3.7M flops. A loop time of 0.02ms gives a flop rate of 185 GFLOPs, which is about 6.6% of peak and is not unexpected for loops that have low flop counts.

All the tables show a performance decrease from 128 to 256 threads with two to four threads per core. In the KNL, all active threads in a given core flow through the same pipeline, and thus they share resources such as instruction cache and instruction queue. The increase in the number of threads per cores leads to the division of the shared resources among threads, and to an increase in memory access conflicts. This competition for resources indicates why a performance decrease is observed between 128 threads and 256 threads.

**VII. CONCLUSION AND FUTURE WORK**

In conclusion, this study demonstrates the efficiency of a high-level method using thread-local SOA, coupled with low-level SIMD using OMP SIMD. As shown in the various experiments, this optimization approach enables a better utilization of the KNL resources by improving locality and vectorization. The use of thread-local SOA improves locality and decreases cache misses. The use of OMP SIMD along the i loop, coupled with chunk sizes that are multiples of SIMD length, improves vectorization. The high-level and low-level optimization techniques increase WSM6 performance by 70x speed-up compared to the original code and 23.3x speed-up compared to the results of Ouermi et al. [1]. As shown in the discussion, it is still a challenge to achieve high percentages of peak performance for the relatively simple and short loops of WSM6, and this is our continuing focus. As this work continues, we plan to investigate other optimization strategies...
with various data layouts, including a block-base data layout. In addition, applying the findings of this study to the remaining physics modules in NEPTUNE may result in performance gains. Understanding how to better use hyper-threading may further improve performance on KNL. Studying performance of larger test cases with MPI and OpenMP level parallelism will help us understand how to better parallelize NEPTUNE on supercomputers.

ACKNOWLEDGMENT

This work is supported by DOD PETT contract PP-CWO-KY07-001-P3, and by the Intel Parallel Computing Centers program. The authors would like to thank Alex Reinecke and Kevin Viner at Navy Research Laboratory, John Michalakes at UCAR, and Rajiv Bendale at Engility Corporation for their help and insights.

REFERENCES


Authorized licensed use limited to: The University of Utah. Downloaded on June 13,2022 at 21:38:20 UTC from IEEE Xplore. Restrictions apply.